|
|
Número de pieza | HD74HC668 | |
Descripción | Synchronous UP/Down Decade/4-bit binary Counter | |
Fabricantes | Hitachi Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de HD74HC668 (archivo pdf) en la parte inferior de esta página. Total 14 Páginas | ||
No Preview Available ! HD74HC668/HD74HC669
Synchronous UP/Down Decade Counter
Synchronous Up/Down 4-bit binary Counter
Description
This synchronous presettable decade counter features an internal carry look-ahead for cascading in high-
speed counting applications. Synchronous operation is provided by having all flip-flops clocked
simultaneously so that the outputs change coincident with each other when so instructed by the count-
enable inputs and internal gating. This mode of operation helps eliminate the output counting spikes that
are normally associated with asynchronous (ripple-clock) counters.
A buffered clock input triggers the four master-slave flip-flops on the rising (positive going) edge of the
clock waveform. This counter is fully programmable; that is, the outputs may each be preset to either level.
The load input circuitry allows loading with the carry-enable output of cascaded counters. As loading is
synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree
with the data inputs after the next clock pulse.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without
additional gating. Instrumental in accomplishing this function are two count enable inputs and a carry
output. Both count enable inputs (P and T) must be low to count. The direction of the count is determined
by the level of the up/down input. when the input is high, the counter counts up; when low, it counts down.
Input T is fed forward to enable the carry output. The carry output thus enabled will produce a low-level
output pulse with a duration approximately equal to the high portion of the QA output when counting up
and approximately equal to the low portion of the QA output when counting down. This low level overflow
carry pulse can be used to enable successive cascaded stages. Transitions at the enable P or T inputs are
allowed regardless of the level of the clock input. All inputs are diode-clamped to minimize transission-
line effects, thereby simplifying system design. This counter features a fully independent clock circuit.
Changes at control inputs (enable P, Enable T, load, up/down) that will modify the operating mode have no
effect until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting)
will be dictated solely by the conditions meeting the stable setup and hold times.
Features
• High Speed Operation
• High Output Current: Fanout of 10 LSTTL Loads
• Wide Operating Voltage: VCC = 2 to 6 V
• Low Input Current: 1 µA max
1 page HD74HC669
Load
U/D
DA
Enable P
Enable T
DB
DC
DD
VCC
CK
HD74HC668/HD74HC669
TQ
IN Q
TQ
IN Q
TQ
IN Q
TQ
IN Q
QA
QB
QC
QD
RCO
5
5 Page 19.20
20.00 Max
16
9
1
1.3
1.11 Max
8
Unit: mm
7.62
2.54 ± 0.25
0.48 ± 0.10
0.25
+
–
0.13
0.05
0° – 15°
Hitachi Code
JEDEC
EIAJ
Weight (reference value)
DP-16
Conforms
Conforms
1.07 g
11 Page |
Páginas | Total 14 Páginas | |
PDF Descargar | [ Datasheet HD74HC668.PDF ] |
Número de pieza | Descripción | Fabricantes |
HD74HC668 | Synchronous UP/Down Decade/4-bit binary Counter | Hitachi Semiconductor |
HD74HC669 | Synchronous UP/Down Decade/4-bit binary Counter | Hitachi Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |