DataSheetWiki


HCTS20D fiches techniques PDF

Intersil Corporation - Radiation Hardened Dual 4-Input NAND Gate

Numéro de référence HCTS20D
Description Radiation Hardened Dual 4-Input NAND Gate
Fabricant Intersil Corporation 
Logo Intersil Corporation 





1 Page

No Preview Available !





HCTS20D fiche technique
HCTS20MS
September 1995
Radiation Hardened
Dual 4-Input NAND Gate
Features
Pinouts
• 3 Micron Radiation Hardened SOS CMOS
• Total Dose 200K RAD (Si)
• SEP Effective LET No Upsets: >100 MEV-cm2/mg
• Single Event Upset (SEU) Immunity < 2 x 10-9 Errors/Bit-Day
(Typ)
• Dose Rate Survivability: >1 x 1012 RAD (Si)/s
• Dose Rate Upset >1010 RAD (Si)/s 20ns Pulse
• Latch-Up Free Under Any Conditions
• Military Temperature Range: -55oC to +125oC
• Significant Power Reduction Compared to LSTTL ICs
• DC Operating Voltage Range: 4.5V to 5.5V
• LSTTL Input Compatibility
- VIL = 0.8V Max
- VIH = VCC/2 Min
• Input Current Levels Ii 5µA at VOL, VOH
Description
The Intersil HCTS20MS is a Radiation Hardened Dual 4-Input
NAND Gate. A low on any input forces the output to a High state.
14 LEAD CERAMIC DUAL-IN-LINE METAL SEAL
PACKAGE (SBDIP) MIL-STD-183S CDIP2-T14
TOP VIEW
A1 1
B1 2
NC 3
C1 4
D1 5
Y1 6
GND 7
14 VCC
13 D2
12 C2
11 NC
10 B2
9 A2
8 Y2
14 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE
(FLATPACK) MIL-STD-183S CDFP3-F14
TOP VIEW
A1
B1
NC
C1
D1
Y1
GND
1 14
2 13
3 12
4 11
5 10
69
78
VCC
D2
C2
NC
B2
A2
Y2
The HCTS20MS utilizes advanced CMOS/SOS technology to
achieve high-speed operation. This device is a member of radia-
tion hardened, high-speed, CMOS/SOS Logic Family.
The HCTS20MS is supplied in a 14 lead Ceramic flatpack
(K suffix) or a SBDIP Package (D suffix).
Ordering Information
Functional Diagram
An
Bn
Yn
PART
NUMBER
TEMPERATURE SCREENING
RANGE
LEVEL
PACKAGE
Cn
HCTS20DMSR -55oC to +125oC Intersil Class 14 Lead SBDIP
S Equivalent
Dn
HCTS20KMSR -55oC to +125oC Intersil Class
S Equivalent
HCTS20D/
Sample
+25oC
Sample
HCTS20K/
Sample
+25oC
Sample
HCTS20HMSR
+25oC
Die
14 Lead Ceramic
Flatpack
14 Lead SBDIP
14 Lead Ceramic
Flatpack
Die
TRUTH TABLE
INPUTS
OUTPUTS
An Bn Cn Dn
Yn
LXXX
H
XLXX
H
XXLX
H
XXXL
H
HHHH
L
NOTE: L = Logic Level Low, H = Logic level High, X = Don’t Care
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207 | Copyright © Intersil Corporation 1999
420
Spec Number 518619
File Number 3051.1

PagesPages 9
Télécharger [ HCTS20D ]


Fiche technique recommandé

No Description détaillée Fabricant
HCTS20D Radiation Hardened Dual 4-Input NAND Gate Intersil Corporation
Intersil Corporation
HCTS20DMSR Radiation Hardened Dual 4-Input NAND Gate Intersil Corporation
Intersil Corporation
HCTS20HMSR Radiation Hardened Dual 4-Input NAND Gate Intersil Corporation
Intersil Corporation
HCTS20K Radiation Hardened Dual 4-Input NAND Gate Intersil Corporation
Intersil Corporation

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche