DataSheetWiki


HYB39S256800DC fiches techniques PDF

Infineon Technologies - (HYB39S256xxxD) 256 MBit Synchronous DRAM

Numéro de référence HYB39S256800DC
Description (HYB39S256xxxD) 256 MBit Synchronous DRAM
Fabricant Infineon Technologies 
Logo Infineon Technologies 





1 Page

No Preview Available !





HYB39S256800DC fiche technique
HYB39S256400/800/160DT(L)/DC(L)
256MBit Synchronous DRAM
256 MBit Synchronous DRAM
High Performance:
-6 -7 -7.5 -8 Units
fCK 166 143 133 125 MHz
tCK3 6
7 7.5 8
ns
tAC3 5
5.4 5.4
6
ns
tCK2 7.5 7.5 10 10
ns
tAC2 5.4 5.4
6
6
ns
Fully Synchronous to Positive Clock Edge
0 to 70 °C operating temperature
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2 & 3
www.DataSheet4U.coPmrogrammable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
1, 2, 4, 8 and full page
Multiple Burst Read with Single Write
Operation
Automatic and Controlled Precharge
Command
Data Mask for Read / Write control (x4, x8)
Data Mask for byte control (x16)
Auto Refresh (CBR) and Self Refresh
Power Down and Clock Suspend Mode
8192 refresh cycles / 64 ms (7,8 µs)
Random Column Address every CLK
( 1-N Rule)
Single 3.3V +/- 0.3V Power Supply
LVTTL Interface versions
Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
Chipsize Packages:
54 ball TFBGA (12 mm x 8 mm)
-6 parts for PC166 3-3-3 operation
-7 parts for PC133 2-2-2 operation
-7.5 parts for PC133 3-3-3 operation
-8 parts for PC100 2-2-2 operation
The HYB39S256400/800/160DT(L) are four bank Synchronous DRAM’s organized as 4 banks x
16MBit x4, 4 banks x 8MBit x8 and 4 banks x 4Mbit x16 respectively. These synchronous devices
achieve high speed data transfer rates for CAS-latencies by employing a chip architecture that
prefetches multiple bits and then synchronizes the output data to a system clock. The chip is
fabricated with INFINEON’s advanced 0.14 µm 256MBit DRAM process technology.
The device is designed to comply with all industry standards set for synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at a higher rate than is possible with standard DRAMs. A sequential and gapless data rate is
possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operate with a single
3.3V +/- 0.3V power supply. All 256Mbit components are available in TSOPII-54 and TFBGA-54
packages.
INFINEON Technologies
1
2002-04-23

PagesPages 22
Télécharger [ HYB39S256800DC ]


Fiche technique recommandé

No Description détaillée Fabricant
HYB39S256800DC (HYB39S256xxxD) 256 MBit Synchronous DRAM Infineon Technologies
Infineon Technologies
HYB39S256800DCL (HYB39S256xxxD) 256 MBit Synchronous DRAM Infineon Technologies
Infineon Technologies
HYB39S256800DT (HYB39S256xxxD) 256 MBit Synchronous DRAM Infineon Technologies
Infineon Technologies
HYB39S256800DTL (HYB39S256xxxD) 256 MBit Synchronous DRAM Infineon Technologies
Infineon Technologies

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche