DataSheetWiki


FAS209 fiches techniques PDF

ETC - Fast Architecture SCSI

Numéro de référence FAS209
Description Fast Architecture SCSI
Fabricant ETC 
Logo ETC 





1 Page

No Preview Available !





FAS209 fiche technique
www.DataSheet4U.com
QLogic Corporation
FAS209 Fast Architecture SCSI
Data Sheet
Features
s Compliance with ANSI SCSI-2 standard
X3.131-1994 and SCSI-1
s Compliance with ANSI X3T10/855D SCSI-3
parallel interface (SPI) standard
s Compliance with ANSI SCSI configured
automatically (SCAM) protocol levels 1 and 2
s Synchronous data transfers up to 10 Mbytes/sec fast
SCSI and 5 Mbytes/sec normal SCSI
s Asynchronous data transfers up to 7 Mbytes/sec
s Up to 12 Mbytes/sec DMA burst transfer rate
s Clock rates up to 40 MHz
s Supports hot plugging
s Programmable active negation
s Low-input capacitance
s Programmable split-bus architecture
s DMA interface options
s Two bus configurations
s On-chip, 48-mA, single-ended drivers and receivers
s Parity pass-through on FIFO data
s Initiator and target roles
s SCSI sequences implemented without
microprocessor intervention
s Part-unique ID code
s Eight-bit, single-ended SCSI operations
Product Description
The FAS209 is a high-performance SCSI interface chip
designed to maximize transfer rates over the SCSI bus. It
is the enhanced SCSI follow-on to QLogic’s FAS216 SCSI
processor chip, adding active negation and SCAM to the
FAS216 design. The FAS209 supports bidirectional,
single-ended SCSI operations. The block diagram of the
FAS209 is illustrated in figure 1.
The FAS209 maximizes transfer rates by sustaining
asynchronous data rates of up to 7 Mbytes/sec and fast,
synchronous data transfer rates of 10 Mbytes/sec. The
normal 5 Mbytes/sec synchronous transfer rate is also
supported. With its on-chip, 48-mA, single-ended drivers
and receivers, the FAS209 can connect directly to the SCSI
bus, minimizing board space requirements. The FAS209’s
highly integrated structure provides users with numerous
benefits.
Initiator and target roles are supported; therefore, the
FAS209 can be used in both host adapter and peripheral
applications. The FAS209 performs such functions as bus
arbitration, selection of a target, or reselection of an
initiator. It handles message, command, status, and data
transfer between the SCSI bus and the chip’s 16-byte
internal FIFO or a buffer memory. The above functions are
internal processes performed by the FAS209 chip without
microprocessor intervention.
SCAM Implementation
The FAS209 supports levels 1 and 2 of the SCAM
protocol. (Refer to the latest revision of X3T10/855D,
Annex B.) The SCAM protocol requires direct access and
control over the SCSI data bus and several of the SCSI
phase and control signals. The majority of the SCAM
protocol can be implemented in firmware at
microprocessor speeds. The following SCAM features are
supported in the hardware:
s Arbitration without an ID
s Slow response to selection with an unconfirmed ID
s Detection of and response to SCAM selection
Bus Configuration
The FAS209 split-bus architecture separates the two
high-traffic information buses of the system, providing
maximum efficiency and throughput. The versatile bus
architecture supports various microprocessor and DMA
bus configurations, including those listed below:
s Microprocessor interface via the PAD bus or the DB
bus
s Concurrent microprocessor and DMA accesses
s PAD bus selectable as a data-only bus
53209-580-00 C
FAS209
1

PagesPages 8
Télécharger [ FAS209 ]


Fiche technique recommandé

No Description détaillée Fabricant
FAS209 Fast Architecture SCSI ETC
ETC

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche