DataSheetWiki


ICS9DB306 fiches techniques PDF

Integrated Circuit Systems - PCI Express / Jitter Attenuator

Numéro de référence ICS9DB306
Description PCI Express / Jitter Attenuator
Fabricant Integrated Circuit Systems 
Logo Integrated Circuit Systems 





1 Page

No Preview Available !





ICS9DB306 fiche technique
www.DataSheet4U.com
Integrated
Circuit
Systems, Inc.
ICS9DB306
PCI EXPRESS,
JITTER ATTENUATOR
GENERAL DESCRIPTION
The ICS9DB306 is a high performance 1-to-6
ICS Differential-to LVPECL Jitter Attenuator designed
HiPerClockS™ for use in PCI Express™ systems. In some PCI
Express™ systems, such as those found in desktop
PCs, the PCI Express™ clocks are generated from
a low bandwidth, high phase noise PLL frequency
synthesizer. In these systems, a zero delay buffer may be
required to attenuate high frequency random and deterministic
jitter components from the PLL synthesizer and from the system
board. The ICS9DB306 has 2 PLL bandwidth modes. In low
bandwidth mode, the PLL loop BW is about 500kHz and this
setting will attenuate much of the jitter from the reference clock
input while being high enough to pass a triangular input spread
spectrum profile. There is also a high bandwidth mode which
sets the PLL bandwidth at 1MHz which will pass more spread
spectrum modulation.
For serdes which have x30 reference multipliers instead of x25
multipliers, 5 of the 6 PCI Express™ outputs (PCIEX1:5) can be
set for 125MHz instead of 100MHz by configuring the appropri-
ate frequency select pins (FS0:1). Output PCIEX0 will always
run at the reference clock frequency (usually 100MHz) in desk-
top PC PCI Express™ Applications.
Features
Six differential LVPECL output pairs
1 differential clock input
CLK and nCLK supports the following input types:
LVPECL, LVDS, LVHSTL, SSTL, HCSL
Maximum output frequency: 140MHz
Output skew: 135ps (maximum)
Cycle-to-Cycle jitter: 25ps (maximum)
RMS phase jitter @ 100MHz, (1.5MHz - 22MHz):
3ps (typical)
3.3V operating supply
0°C to 70°C ambient operating temperature
Lead-Free package fully RoHS compliant
Industrial temperature information available upon request
BLOCK DIAGRAM
nOE0
1 Disabled
0 Enabled
CLK
nCLK
Buffer
Phase
Detector
Loop
Filter
VCO
÷5
Internal Feedback
BYPASS
nOE1
1 Disabled
0 Enabled
0
÷5
1
0 ÷4
1 ÷5
FS0
0
1
0 ÷5
1 ÷4
0
1
FS1
PCIEXT0
nPCIEXC0
PCIEXT1
nPCIEXC1
PCIEXT2
nPCIEXC2
PCIEXT3
nPCIEXC3
PCIEXT4
nPCIEXC4
PCIEXT5
nPCIEXC5
PIN ASSIGNMENT
VEE
PCIEXT1
PCIEXC1
PCIEXT2
PCIEXC2
VCC
nOE0
nOE1
VCC
PCIEXC3
PCIEXT3
PCIEXC4
PCIEXT4
VEE
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28 VCC
27 PCIEXC0
26 PCIEXT0
25 FS0
24 nCLK
23 CLK
22 PLL_BW
2 1 VCCA
20 VEE
19 BYPASS
18 FS1
17 PCIEXT5
16 PCIEXC5
15 VCC
ICS9DB306
28-LeadTSSOP, 173-MIL
4.4mm x 9.7mm x 0.92mm
body package
L Package
Top View
ICS9DB306
28-Lead, 209-MIL SSOP
5.3mm x 10.2mm x 1.75mm
body package
F Package
Top View
9DB306BL
DataSheet4 U .com
www.icst.com/products/hiperclocks.html
1
REV. A APRIL 7, 2005

PagesPages 16
Télécharger [ ICS9DB306 ]


Fiche technique recommandé

No Description détaillée Fabricant
ICS9DB306 PCI Express / Jitter Attenuator Integrated Circuit Systems
Integrated Circuit Systems

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche