|
|
Numéro de référence | EP20K100xxxx | ||
Description | (EP20KxxxE) Programmable Logic Device Family | ||
Fabricant | Altera Corporation | ||
Logo | |||
www.DataSheet4U.com
February 2002, ver. 4.3
®
APEX 20K
Programmable Logic
Device Family
Data Sheet
Features...
■ Industry’s first programmable logic device (PLD) incorporating
system-on-a-programmable-chip (SOPC) integration
– MultiCoreTM architecture integrating look-up table (LUT) logic,
product-term logic, and embedded memory
– LUT logic used for register-intensive functions
– Embedded system block (ESB) used to implement memory
functions, including first-in first-out (FIFO) buffers, dual-port
RAM, and content-addressable memory (CAM)
– ESB implementation of product-term logic used for
combinatorial-intensive functions
■ High density
– 30,000 to 1.5 million typical gates (see Tables 1 and 2)
– Up to 51,840 logic elements (LEs)
– Up to 442,368 RAM bits that can be used without reducing
available logic
– Up to 3,456 product-term-based macrocells
Table 1. APEX 20K Device Features Note (1)
Feature EP20K30E EP20K60E
Maximum
system
gates
Typical
gates
LEs
ESBs
113,000
30,000
1,200
12
162,000
60,000
2,560
16
Maximum
RAM bits
24,576
32,768
Maximum
macrocells
Maximum
user I/O
pins
192
128
256
196
EP20K100
263,000
100,000
4,160
26
53,248
416
252
EP20K100E EP20K160E EP20K200
263,000
404,000
526,000
100,000
4,160
26
53,248
416
246
160,000
6,400
40
81,920
640
316
200,000
8,320
52
106,496
832
382
EP20K200E
526,000
200,000
8,320
52
106,496
832
376
www.DataSheet4U.com
Altera Corporation
DS-APEX20K-4.3
1
|
|||
Pages | Pages 30 | ||
Télécharger | [ EP20K100xxxx ] |
No | Description détaillée | Fabricant |
EP20K100xxxx | (EP20KxxxE) Programmable Logic Device Family | Altera Corporation |
US18650VTC5A | Lithium-Ion Battery | Sony |
TSPC106 | PCI Bus Bridge Memory Controller | ATMEL |
TP9380 | NPN SILICON RF POWER TRANSISTOR | Advanced Semiconductor |
www.DataSheetWiki.com | 2020 | Contactez-nous | Recherche |