|
|
Número de pieza | AD9445 | |
Descripción | 14-Bit 105/125 MSPS A/D Converter | |
Fabricantes | Analog Devices | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de AD9445 (archivo pdf) en la parte inferior de esta página. Total 24 Páginas | ||
No Preview Available ! Preliminary Technical Data
14-Bit, 105/125 MSPS, A/D Converters
AD9445
FEATURES
125 MSPS guaranteed sampling rate (AD9445BSV-125)
100 dB two-tone SFDR with 30 MHz and 31 MHz
73.5 dB SNR with 70 MHz input
88 dBc SFDR with 225 MHz input
Excellent linearity
DNL = ±0.25 LSB typical
INL = ±0.8 LSB typical
2.3 W power dissipation
3.3 V and 5 V supply operation
2.0 V p-p to 3.2 V p-p differential full-scale input
LVDS outputs (ANSI-644 compatible) or CMOS outputs
Data format select (offset binary or twos compliment)
Output clock available
APPLICATIONS
Multicarrier, multimode cellular receivers
Antenna array positioning
Power amplifier linearization
Broadband wireless
Radar
Infrared imaging
Medical imaging
Communications instrumentation
GENERAL DESCRIPTION
The AD9445 is a 14-bit monolithic, sampling analog-to-digital
converter (ADC) with an on-chip IF sampling track-and-hold
circuit. It is optimized for power, small size, and ease of use. The
product operates at up to a 125 MSPS conversion rate and is
w optimized for multicarrier, multimode receivers, such as those
w found in cellular infrastructure equipment.
wThe ADC requires 3.3 V and 5.0 V power supplies and a low
.voltage differential input clock for full performance operation.
DNo external reference or driver components are required for
amany applications. Data outputs are LVDS-compatible (ANSI-
644) or CMOS-compatible and include the means to reduce
tathe overall current needed for short trace distances.
Sheet4Rev. PrE
UInformation furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
.infringements of patents or other rights of third parties that may result from its use.
cSpecifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
omregistered trademarks are the property of their respective owners.
FUNCTIONAL BLOCK DIAGRAM
AGND AVDD1 AVDD2 DRGND DRVDD
VIN+
VIN–
AD9445
BUFFER
T/H
CLK+
CLK–
CLOCK AND
TIMING
MANAGEMENT
PIPELINE
ADC
14
CMOS
OR
LVDS
OUTPUT
STAGING
2
28
2
REF
DFS
DCS MODE
OUTPUT MODE
OR
D13–D0
DCO
VREF SENSE REFT REFB
05089-001
Figure 1.
Optional features allow users to implement various selectable
operating conditions, including data format select and output
data mode.
The AD9445 is available in a 100-lead surface-mount plastic
package (100-lead TQFP/EP) specified over the industrial
temperature range −40°C to +85°C.
PRODUCT HIGHLIGHTS
1. High performance: outstanding SFDR performance for multi-
carrier, multimode 3G and 4G cellular base station receivers.
2. Ease of use: on-chip reference and track-and-hold. An
output clock simplifies data capture.
3. Packaged in a Pb-free, 100-lead TQFP/EP.
4. Clock duty cycle stabilizer (DCS) maintains overall ADC
performance over a wide range of clock pulse widths.
5. OR (out-of-range) outputs indicate when the signal is beyond
the selected input range.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.461.3113 © 2005 Analog Devices, Inc. All rights reserved.
1 page Preliminary Technical Data
AD9445
Parameter
WORST SPUR EXCLUDING SECOND OR
THIRD HARMONICS
fIN = 10 MHz
fIN = 10 MHz (2 V p-p)
fIN = 35 MHz
fIN = 70 MHz
fIN = 225 MHz
TWO-TONE SFDR
fIN = 10.8 MHz @ −7 dBFS,
9.8 MHz @ −7 dBFS
fIN = 70.3 MHz @ −7 dBFS,
69.3 MHz @ −7 dBFS
ANALOG BANDWIDTH
Test
Temp Level
AD9445BSVZ-105
Min Typ Max
AD9445BSVZ-125
Min Typ Max
Unit
25°C IV
Full IV
25°C IV
Full IV
25°C I
Full IV
25°C IV
Full IV
25°C V
25°C V
25°C V
Full V
−95
−95
−95
TBD
TBD
615
−95 dBc
dBc
dBc
dBc
−95 dBc
dBc
−95 dBc
dBc
dBc
TBD dBFS
TBD dBFS
615 MHz
Rev. PrE | Page 5 of 24
5 Page Preliminary Technical Data
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
DCS MODE 1
DNC 2
OUTPUT MODE 3
DFS 4
LVDS_BIAS 5
AVDD1 6
SENSE 7
VREF 8
AGND 9
REFT 10
REFB 11
AVDD2 12
AVDD2 13
AVDD2 14
AVDD2 15
AVDD2 16
AVDD2 17
AVDD1 18
AVDD1 19
AVDD1 20
AGND 21
VIN+ 22
VIN- 23
AGND 24
AVDD2 25
AD9445 Pinout
Figure 4. 100-Lead TQFP/EP Pin Configuration in LVDS Mode
AD9445
75 DRGND
74 D10+
73 D10-
72 D9+
71 D9-
70 D8+
69 D8-
68 DCO+
67 DCO-
66 D7+
65 D7-
64 DRVDD
63 DRGND
62 D6+
61 D6-
60 D5+
59 D5-
58 D4+
57 D4-
56 D3+
55 D3-
54 D2+
53 D2-
52 D1+
51 D1-
Rev. PrE | Page 11 of 24
11 Page |
Páginas | Total 24 Páginas | |
PDF Descargar | [ Datasheet AD9445.PDF ] |
Número de pieza | Descripción | Fabricantes |
AD9444 | 14-Bit 80 MSPS A/D Converter | Analog Devices |
AD9445 | 14-Bit 105/125 MSPS A/D Converter | Analog Devices |
AD9446 | 16-Bit 80/100 MSPS A/D Converter | Analog Devices |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |