|
|
Número de pieza | KM416S1020C | |
Descripción | 1M x 16 SDRAM | |
Fabricantes | Samsung Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de KM416S1020C (archivo pdf) en la parte inferior de esta página. Total 30 Páginas | ||
No Preview Available ! KM416S1020C
CMOS SDRAM
1M x 16 SDRAM
512K x 16bit x 2 Banks
Synchronous DRAM
LVTTL
Revision 0.6
September 1998
eet4u.comSamsung Electronics reserves the right to change products or specification without notice.
www.datash - 1 -
Rev. 0.6 (Sep. 1998)
1 page KM416S1020C
CMOS SDRAM
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to Vss
Voltage on VDD supply relative to Vss
Storage temperature
Power dissipation
Short circuit current
Symbol
VIN, VOUT
VDD, VDDQ
TSTG
PD
IOS
Value
-1.0 ~ 4.6
-1.0 ~ 4.6
-55 ~ +150
1
50
Note : Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
Unit
V
V
°C
W
mA
DC OPERATING CONDITIONS
Recommended operating conditions (Voltage referenced to VSS = 0V, TA = 0 to 70°C)
Parameter
Supply voltage
Input logic high votlage
Input logic low voltage
Output logic high voltage
Output logic low voltage
Input leakage current(Inputs)
Input leakage current (I/O pins)
Symbol
VDD, VDDQ
VIH
VIL
VOH
VOL
IIL
IIL
Min
3.0
2.0
-0.3
2.4
-
-1
-1.5
Typ Max Unit
3.3 3.6
V
3.0 VDDQ+0.3
V
0 0.8 V
- -V
- 0.4 V
- 1 uA
- 1.5 uA
Note : 1. VIH (max) = 5.6V AC. The overshoot voltage duration is ≤ 3ns.
2. VIL (min) = -2.0V AC. The undershoot voltage duration is ≤ 3ns.
3. Any input 0V ≤ VIN ≤ VDDQ.
Input leakage currents include HI-Z output leakage for all bi-directional buffers with Tri-State outputs.
4. Dout is disabled, 0V≤ VOUT ≤ VDDQ.
5. The VDD condition of KM416S1020C-7/8@CL2 and KM416S1020C-6@CL3 is 3.135V~3.6V.
CAPACITANCE (VDD = 3.3V, TA = 23°C, f = 1MHz, VREF =1.4V ± 200 mV)
Pin
Clock
RAS, CAS, WE, CS, CKE, L(U)DQM
Address
DQ0 ~ DQ15
Symbol
CCLK
CIN
CADD
COUT
Min
2.5
2.5
2.5
4.0
Max
4.0
5.0
5.0
6.5
DECOUPLING CAPACITANCE GUIDE LINE
Recommended decoupling capacitance added to power line at board.
Parameter
Decoupling Capacitance between VDD and VSS
Decoupling Capacitance between VDDQ and VSSQ
Symbol
CDC1
CDC2
Note : 1. VDD and VDDQ pins are separated each other.
All VDD pins are connected in chip. All VDDQ pins are connected in chip.
2. VSS and VSSQ pins are separated each other
All VSS pins are connected in chip. All VSSQ pins are connected in chip.
Value
0.1 + 0.01
0.1 + 0.01
Note
5
1
2
IOH = -2mA
IOL = 2mA
3
3,4
Unit
pF
pF
pF
pF
Unit
uF
uF
- 5 - Rev. 0.6 (Sep. 1998)
5 Page KM416S1020C
CMOS SDRAM
BURST SEQUENCE (BURST LENGTH = 4)
Initial Address
A1 A0
Sequential
Interleave
0001230123
0112301032
1023012301
1130123210
BURST SEQUENCE (BURST LENGTH = 8)
Initial Address
A2 A1 A0
Sequential
Interleave
0 0 0 0 123 4 5 6 70 1234 5 6 7
0 0 1 1 234 5 6 7 01 0325 4 7 6
0 1 0 2 345 6 7 0 12 3016 7 4 5
0 1 1 3 456 7 0 1 23 2107 6 5 4
1 0 0 4 567 0 1 2 34 5670 1 2 3
1 0 1 5 670 1 2 3 45 4761 0 3 2
1 1 0 6 701 2 3 4 56 7452 3 0 1
1 1 1 7 012 3 4 5 67 6543 2 1 0
- 11 Rev. 0.6 (Sep. 1998)
11 Page |
Páginas | Total 30 Páginas | |
PDF Descargar | [ Datasheet KM416S1020C.PDF ] |
Número de pieza | Descripción | Fabricantes |
KM416S1020BT-G10T | CMOS 16M-Bit SDRAM | ETC |
KM416S1020C | 1M x 16 SDRAM | Samsung Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |