DataSheetWiki


MACHLV210-15JC fiches techniques PDF

Lattice - High Density EE CMOS Programmable Logic

Numéro de référence MACHLV210-15JC
Description High Density EE CMOS Programmable Logic
Fabricant Lattice 
Logo Lattice 





1 Page

No Preview Available !





MACHLV210-15JC fiche technique
FINAL
COM’L: -12/15/20 IND: -18/24
MACHLV210-12/15/20
High Density EE CMOS Programmable Logic
Lattice Semiconductor
DISTINCTIVE CHARACTERISTICS
s Low-voltage operation, 3.3-V JEDEC
compatible
— VCC = +3.0 V to +3.6 V
s < 5 mA standby current
s Patented design allows minimal standby
current without speed degradation
s Exclusively designed for 3.3-V applications
s 44 Pins
s 64 Macrocells
s 12 ns tPDCommercial
18 ns tPDIndustrial
GENERAL DESCRIPTION
The MACHLV210 is a member of the high-
performance EE CMOS MACH 2 device family. This
device has approximately six times the logic macrocell
capability of the popular PAL22V10 at an equal speed
with a lower cost per macrocell. It is architecturally
identical to the MACH210, with the addition of I/O
pull-up/pull-down resistors and low-voltage, low-power
operation.
The MACHLV210 provides 3.3-V operation with low-
power CMOS technology. The patented design
allows for minimal standby current without speed
degradation by limiting the leakage current when
signals are not switching. At less than 5 mA maximum
standby current, the MACHLV210 is ideal for low-power
applications.
The MACHLV210 consists of four PAL blocks intercon-
nected by a programmable switch matrix. The four PAL
blocks are essentially “PAL22V16” structures complete
with product-term arrays and programmable macro-
cells, including additional buried macrocells. The switch
s 83.3 MHz fCNT
s 38 Bus-Friendly Inputs
s 32 Outputs
s 64 Flip-flops; 2 clock choices
s 4 “PAL22V16” blocks with buried macrocells
s Pin-, function-, and JEDEC-compatible with
MACH210
s Pin-compatible with MACH110, MACH111,
MACH210, MACH211, and MACH215
matrix connects the PAL blocks to each other and to all
input pins, providing a high degree of connectivity
between the fully-connected PAL blocks. This allows
designs to be placed and routed efficiently.
The MACHLV210 has two kinds of macrocell: output
and buried. The MACHLV210 output macrocell pro-
vides registered, latched, or combinatorial outputs with
programmable polarity. If a registered configuration is
chosen, the register can be configured as D-type or
T-type to help reduce the number of product terms. The
register type decision can be made by the designer or by
the software. All output macrocells can be connected to
an I/O cell. If a buried macrocell is desired, the internal
feedback path from the macrocell can be used, which
frees up the I/O pin for use as an input.
The MACHLV210 has dedicated buried macrocells
which, in addition to the capabilities of the output
macrocell, also provide input registers or latches for
use in synchronizing signals and reducing setup time
requirements.
Publication# 17908 Rev. D Amendment /0
Issue Date: May 1995

PagesPages 29
Télécharger [ MACHLV210-15JC ]


Fiche technique recommandé

No Description détaillée Fabricant
MACHLV210-15JC High Density EE CMOS Programmable Logic Lattice
Lattice

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche