DataSheet.es    


PDF M66281FP Data sheet ( Hoja de datos )

Número de pieza M66281FP
Descripción 5120 x 8-BIT x 2 LINE MEMORY
Fabricantes Mitsubishi 
Logotipo Mitsubishi Logotipo



Hay una vista previa y un enlace de descarga de M66281FP (archivo pdf) en la parte inferior de esta página.


Total 13 Páginas

No Preview Available ! M66281FP Hoja de datos, Descripción, Manual

MITSUBISHI <DIGITAL ASSP>
M66281FP
5120 x 8-BIT x 2 LINE MEMORY
DESCRIPTION
The M66281FP is high speed line memory that uses high
performance silicon gate CMOS process technology and adopts the
FIFO (First In First Out) structure consisting of 5120 words x 8 bits
x 2.
Since memory is available to simultaneously output 1 line delay and
2 line delay data, the M66281FP is optimal for the compensation of
data of multiple lines.
FEATURES
• Memory configuration 5120 words x 8 bits x 2 (dynamic memory)
• High speed cycle
25 ns (Min.)
• High speed access 18 ns (Max.)
• Output hold
3 ns (Min.)
• Reading and writing operations can be completely carried out
independently and asynchronously.
• Variable length delay bit
• Input/output
TTL direct connection allowable
• Output
3 states
• Q00 – Q07
1 line delay
• Q10 – Q17
2 line delay
APPLICATION
• Digital copying machine, laser beam printer, high speed facsimile,
etc.
When write reset input WRESB is set to "L", the write address
counter of memory only for 1 line delay data is initialized.
When read enable input REB is set to "L", the contents of memory
only for 1 line delay data are output to data outputs Q00 to Q07
and the contents of memory only for 2 line delay data are output to
Q10 to Q17 in synchronization with a rising edge of read clock
input RCK to perform reading operation.
When this is the case, the read address counters of memory only
for 1 line delay data and memory only for 2 line delay data are
incremented simultaneously.
In addition, data of Q00 to Q07 is written into memory only for 2
line delay data in synchronization with a rising edge of RCK. When
this is the case, the write address counter of memory only for 2 line
delay data is then incremented.
When REB is set to "H", operation for reading data from memory
only for 1 line delay and from memory only for 2 line delay data is
inhibited and the read address counter of each memory stops.
Outputs Q00 to Q07 and Q10 to Q17 are placed in a high
impedance state. In addition, the write address counter of memory
only for 2 line delay data then stops.
When read reset input RRESB is set to "L", the read address
counters of memory only for 1 line delay data as well as the write
address counter and read address counter of memory only for 2
line delay data are then initialized.
FUNCTION
When write enable input WEB is set to "L", the contents of data
inputs D0 to D7 are written into memory only for 1 line delay data in
synchronization with a rising edge of write clock input WCK to
perform writing operation. When this is the case, the write address
counter of memory only for 1 line delay data is incremented
simultaneously.
When WEB is set to "H", the writing operation is inhibited and the
write address counter of memory only for 1 line delay data stops.
PIN CONFIGURATION (TOP VIEW)
NC 39
RCK 40
RRESB 41
REB 42
GND 43
VCC 44
Q00 45
Q01 46
Q02 47
NC 48
M66281FP
Outline 48P6S-A(QFP)
24 NC
23 D5
22 D6
21 D7
20 GND
19 VCC
18 Q17
17 Q16
16 Q15
15 NC
NC : No connection
1

1 page




M66281FP pdf
SWITCHING CHARACTERISTICS MEASUREMENT CIRCUIT
MITSUBISHI <DIGITAL ASSP>
M66281FP
5120 x 8-BIT x 2 LINE MEMORY
VCC
Qn
CL = 30pF : tAC, tOH
RL=1K
SW1
Qn
RL=1K
SW2
CL = 5pF : tOEN, tODIS
Input pulse level
: 0 – 3V
Input pulse up/down time : 3 ns
Judging voltage Input
: 1.3V
Output
: 1.3V(However, tODIS(LZ) is judged with 10% of the
output amplitude, while tODIS(HZ) is judged with
90% of the output amplitude.)
Load capacitance CL includes the floating capacity of connected lines and input
capacitance of probe.
Item
tODIS(LZ)
tODIS(HZ)
tOEN(ZL)
tOEN(ZH)
SW1
Close
Open
Close
Open
SW2
Open
Close
Open
Close
tODIS and tOEN measurement condition
RCK
1.3V
REB
Qn
Qn
tODIS(HZ)
90%
tODIS(LZ)
10%
1.3V
3V
GND
tOEN(ZH)
1.3V
tOEN(ZL)
3V
GND
VOH
1.3V
VOL
5

5 Page





M66281FP arduino
MITSUBISHI <DIGITAL ASSP>
M66281FP
5120 x 8-BIT x 2 LINE MEMORY
n-bit delay 2
(Slides input timings of WRESB and RRESB at cycles according to the delay length.)
0 cycle 1 cycle
WCK
RCK
tRESS tRESH
WRESB
2 cycle n-2 cycle n-1 cycle n cycle n+1 cycle n+2 cycle n+3 cycle
RRESB
Dn
tDS tDH
(0)
(1)
tRESS tRESH
tDS tDH
(2)
(n-2)
(n-1)
(n)
(n+1)
(n+2)
(n+3)
Q0n
(Q1n)
m cycle
tAC tOH
(0)
(1)
(2) (3)
WEB, REB = "L"
m3
n-bit delay 3
(Slides address by disabling REB in the period according to the delay length.)
0 cycle 1 cycle 2 cycle
WCK
RCK
tRESS tRESH
WRESB
RRESB
REB
Dn
tDS tDH
(0)
(1)
(2)
n-1 cycle n cycle n+1 cycle n+2 cycle n+3 cycle
tNREH tRES
(n-2)
(n-1)
tDS tDH
(n)
(n+1)
(n+2)
(n+3)
Q0n
(Q1n)
HIGH-Z
m cycle
tAC tOH
invalid
(1)
(2) (3)
WEB = "L"
m3
11

11 Page







PáginasTotal 13 Páginas
PDF Descargar[ Datasheet M66281FP.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
M66281FP5120 x 8-BIT x 2 LINE MEMORYMitsubishi
Mitsubishi

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar