DataSheet.es    


PDF M65664FP Data sheet ( Hoja de datos )

Número de pieza M65664FP
Descripción PICTURE-IN-PICTURE SIGNAL PROCESSING
Fabricantes Mitsubishi 
Logotipo Mitsubishi Logotipo



Hay una vista previa y un enlace de descarga de M65664FP (archivo pdf) en la parte inferior de esta página.


Total 14 Páginas

No Preview Available ! M65664FP Hoja de datos, Descripción, Manual

MITSUBISHI DIGITAL TV ICs
M65664FP
PICTURE-IN-PICTURE
SIGNAL PROCESSING
DESCRIPTION
APPLICATION
The M65664FP is a PIP (Picture in Picture) signal
NTSC, PAL-M, PAL-N color TV
processing LSI, whose sub-picture input is composite
signal for NTSC, PAL-M, and PAL-N. The built-in field
memory (168k-bit RAM) , V-chip data slicer and analog
circuitries lead the high quality PIP system low cost and
small size.
FEATURES
RECOMMENDED OPERATING CONDITIONS
Supply voltage range ------------------------ 3.2 ~ 3.5 V
Operating frequency ----------------------- 14.32 MHz
Operating temperature ------------------------ 0 ~ 70 deg.
Input voltage (CMOS interface) "H" ----- VDD x 0.7 ~ VDD V
"L" ----- 0 ~ VDD x 0.3 V
Output current ( output buffer ) ------------ 4 mA ( MAX )
Output load capacitance ---------------------- 20 pF ( MAX ) *1
Circuit current ----------------------------------- - mA
* Internal V-chip data slicer (for sub-picture)
* Vertical filter for sub-picture ( Y signal )
* Single sub-picture ( selectable picture size : 1/9 , 1/16 )
* Sub-picture processing specification ( 1/9 , 1/16 size) :
Quantization bits Y, B-Y, R-Y : 7 bits
Horizontal sampling 229 pixels (Y), 57 pixels (B-Y, R-Y)
NOTICE: Connect a 0.1µF or larger capacitor between VDD and VSS pins.
*1 : Include pin capacitance ( 7 pF )
Vertical lines
69/ 52 lines
* Frame ( sub-picture ) on/off
* Built-in analog circuits :
One 8-bit A/D converter (for sub-picture signal)
Three 8-bit D/A converters (for Y, U and V of sub-picture)
Sync-tip-clamp, VCXO ... etc..
* IIC BUS control ( parallel/serial control) :
PIP on/off , Frame on/off ( programmable luma level),
Sub-picture size ( 1/9, 1/16 ),
PIP position ( free position ), Picture freeze ,
Y delay adjustment, Chroma level, Tint, Black level,
Contrast ...etc..
PIN CONFIGURATION (TOP VIEW)
SWM 1
ACK 2
SDATA 3
SCLK 4
DVdd 5
DVss 6
BGPS 7
SCK 8
BGPM 9
FSC 10
TEST5 11
TEST6 12
SWMG 13
RESET 14
DVdd 15
DVss 16
MCK 17
CSYNCS 18
AVss(ad) 19
Vrb 20
Vrt 21
42 AVss(ana)
41 ADJ_Usub
40 Vdd(da)
39 YOUT
38 ADJ_Ysub
37 UOUT
36 ADJ_Vsub
35 VOUT
34 TESTEN
33 VD
32 HD
31 AVss(vcxo)
30 X'tal(P-N)
29 X'tal(P-M)
28 X'tal(NT)
27 BIAS
26 Filter
25 AVdd(vcxo)
24 AVdd(ad)
23 Vin(Sync sepa.)
22 Vin(ad)
Outline 0.8mm pitch 42 Pin SOP Package
1

1 page




M65664FP pdf
MITSUBISHI DIGITAL TV ICs
M65664FP
PICTURE-IN-PICTURE
SIGNAL PROCESSING
PIN DESCRIPTION
Pin No. Name
I/O
Function
1 SWM
CMOS output
PIP switch output
2 ACK
CMOS output
I2C SDA output (for high load SDA line use only)
3 SDATA
CMOS I/O(5V)*1 I2C SDA input/output
4 SCLK
CMOS input(5V)*1 I2C SCL input
5 DVdd1
6 DVss1
Digital Vdd
Digital Vss
Vdd for digital part
Vss for digital part
7 BGPS
CMOS output
Test output
8 SCK
CMOS input
Test input
9 BGPM
CMOS output
Test output
10 FSC
CMOS input
Test input
11 TEST5
CMOS input
Test input
12 TEST6
CMOS input
Test input
13 SWMG
CMOS input
14 RESET
CMOS input
Power on reset input
15 DVdd2
Digital Vdd
Vdd for digital part
16 DVss2
17 MCK
Digital Vss
CMOS input
Vss for digital part
Test input
18 CSYNCS
CMOS input
Sub picture external C-sync input
19 AVss (ADC) Analog Vss
Vss for internal ADC
20 VRB
Analog
Low level reference voltage output of ADC
21 VRT
Analog
High level reference voltage output of ADC
22 VIN (ADC)
Analog
Sub picture input of ADC
23 VIN (Sync Sep.) Analog
Sub picture input of sync sep. for sub picture
24 AVdd (ADC) Analog Vdd
25 AVdd (VCXO) Analog Vdd
26 FILTER
Analog
Vdd for internal ADC
Vdd for VCXO
VCXO filter voltage connection
27 BIAS
Analog
VXCO bias voltage connection
28 X'tal (NTSC) Analog
X'tal of NTSC connection
29 X'tal (PAL-M) Analog
X'tal of PAL-M connection
30 X'tal (PAL-N) Analog
X'tal of PAL-N connection
31 AVss (VCXO) Analog Vss
Vss for VCXO
32 HD
33 VD
CMOS input(5V)*1 Main picture HD input
CMOS input(5V)*1 MAIN picture VD input
34 TESTEN
35 VOUT
36 ADJ_Vsub
37 UOUT
38 ADJ_Ysub
CMOS input
Analog
Analog
Analog
Analog
Test input
Sub picture V or B output
Referece voltage connection of DAC of V
Sub picture U or G output
Referece voltage connection of DAC of Y
39 YOUT
Analog
Sub picture Y or R output
40 AVdd (DAC) Analog Vdd
Vdd for DAC
41 ADJ_Usub
Analog
Referece voltage connection of DAC of U
42 AVss (sub) Analog Vss
Vss for substrate
Remarks
connect to GND
connect to GND
connect to GND
connect to GND
connect to Vdd
connect to GND
connect to GND
*1 ) (5V)means 5V I/F torelant
5

5 Page





M65664FP arduino
<The examples of serial byte transmission format>
MITSUBISHI DIGITAL TV ICs
M65664FP
PICTURE-IN-PICTURE
SIGNAL PROCESSING
(1) The writing operation of the setting data (AAh) into M65664FP internal address of 00h
Transmission
Activation
Confirmation
of bus free
(DATA='H')
yes
S 24h A 00h A AAh A D E
no
is applied
on CLk for the
release of
output state
S : Operation of serial transmission start
A : Acknowledge detection
D : Dummy clock feed for the release of
acknowledge output state
E : Operation of serial transmission completion
(2) The writing operation of the setting data (FFh, 80h, EEh) into M65664FP internal address of
04h ~ 06h
Transmission
Activation
Confirmation
of bus free
(DATA='H')
yes
S 24h A 04h A FFh A 80h A EEh A D E
no
is applied
on CLk for the
release of
output state
(3) The reading operation of the setting data from M65664FP internal address of 00h
Transmission
Activation
Confirmation
of bus free
(DATA='H')
yes
S 24h A 00h A D E S 25h A $$h A'
no
is applied
on CLk for the
release of
output state
A' : Bus free operation by the
master (micro processor)
11

11 Page







PáginasTotal 14 Páginas
PDF Descargar[ Datasheet M65664FP.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
M65664FPPICTURE-IN-PICTURE SIGNAL PROCESSINGMitsubishi
Mitsubishi

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar