DataSheet.es    


PDF TDA4800 Data sheet ( Hoja de datos )

Número de pieza TDA4800
Descripción Vertical deflection circuit for monitor applications
Fabricantes NXP Semiconductors 
Logotipo NXP Semiconductors Logotipo



Hay una vista previa y un enlace de descarga de TDA4800 (archivo pdf) en la parte inferior de esta página.


Total 16 Páginas

No Preview Available ! TDA4800 Hoja de datos, Descripción, Manual

INTEGRATED CIRCUITS
DATA SHEET
TDA4800
Vertical deflection circuit for monitor
applications
Product specification
Supersedes data of February 1992
File under Integrated Circuits, IC02
1997 Mar 27

1 page




TDA4800 pdf
Philips Semiconductors
Vertical deflection circuit for monitor
applications
Product specification
TDA4800
FUNCTIONAL DESCRIPTION
The complete circuit consists of the following functional
blocks as shown in Fig.1:
1. Oscillator
2. Synchronization circuit
3. Blanking pulse generator
4. Frequency detector and storage
5. Ramp generator
6. Buffer stage
7. Preamplifier
8. Power output stage
9. Flyback generator
10. Guard circuit
11. Voltage stabilizer.
Oscillator (pins 1 and 2)
The oscillator is an RC-oscillator with a threshold value
switch, which ensures very good frequency stability.
The upper and lower threshold voltages are defined by an
internal voltage divider.
An external capacitor C1 at pin 2 is charged by a constant
current source. When the scan voltage of C1 reaches the
upper threshold voltage, oscillator flyback starts. Capacitor
C1 discharges via an internal resistor and transistor until
the lower threshold is reached.
The constant charge current and free-running frequency fo
are adjusted by an external resistor R1 at pin 1:
fo = K------×-----R----1-1----×-----C-----1-- with K = 0.68.
Synchronization circuit (pin 3)
A positive- or negative-going pulse fed to pin 3
synchronizes the oscillator by lowering the upper threshold
voltage. The synchronizing range is fo to 3fo. For example:
fo = 50 Hz fsync(max) = 150 Hz.
Blanking pulse generator (pin 3)
Also at pin 3 a blanking pulse is available. Diode D1
separates the synchronization pulse from the blanking
pulse. During scanning, the external capacitor C6 at pin 12
is charged to an internal stabilized voltage Vstab2.
The blanking pulse starts with the beginning of oscillator
flyback; then capacitor C6 discharges via the external
resistor R13 at pin 12. The blanking pulse stops when the
capacitor voltage is 12Vstab2.
The blanking pulse duration is determined by the values of
external components R13 and C6 at pin 12:
tbl = R13 × C6 × Ln2.
Frequency detector with storage (pin 13)
At the end of the scanning period a frequency detector
detects the oscillator frequency (see “Note” below).
When this frequency is above the threshold a flip-flop is set
to store this information. The output is an open collector
output.
NOTE
Frequency detector change-over at pin 13 from low (= low
frequency) to high (= high frequency) is determined by fo:
fthreshold = 1.23 × fo.
Ramp generator (pin 11)
The ramp generator consists of two external series
capacitors C4 and C5, external charge resistor R12
(connected to pin 11), and an internal differential amplifier
which is synchronously switched by the oscillator.
External capacitors C4 and C5 at pin 11 are charged by
the charging current via the external charge resistor R12
until oscillator flyback starts. C4 and C5 are then
discharged via pin 11 by an internal resistor and transistor.
This generates a positive-going ramp voltage.
Buffer stage (pin 4)
The buffer stage consists of two emitter followers.
The ramp voltage is fed via the buffer stage and is
available at pin 4 with a low ohmic output impedance. With
R4 and P1 it generates a ramp function, which, together
with the feedback network of the deflection yoke, gives a
high degree of linearity at the picture tube. The linearity
can be adjusted by P1.
Preamplifier (pin 5)
The preamplifier is a differential amplifier.
The non-inverting input is fixed at about 2 V by an internal
voltage divider. The inverting input at pin 5 is connected to
the ramp voltage via R3 and feedback network P2,
R5 to R11, R15, R16, C7, C10 and C11.
Power output stage (pin 7)
The power output stage is an amplifier with a
quasi-complementary class-B output. The output is
connected to pin 7.
The power stage includes SOAR and thermal protection.
1997 Mar 27
5

5 Page





TDA4800 arduino
Philips Semiconductors
Vertical deflection circuit for monitor
applications
PACKAGE OUTLINE
DBS13P: plastic DIL-bent-SIL power package; 13 leads (lead length 12 mm)
Product specification
TDA4800
SOT141-6
non-concave
x
Dh
D
Eh
view B: mounting base side
d A2
B
j
E
A
L3
1 13
Z e1 w M
bp
e
LQ
c
m e2
vM
0 5 10 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT A
A2 bp
c D(1) d Dh E(1) e e 1 e 2 Eh
j
L L3 m Q v w x Z (1)
mm
17.0 4.6 0.75 0.48 24.0 20.0
15.5 4.2 0.60 0.38 23.6 19.6
10
12.2
11.8
3.4
1.7 5.08
6
3.4 12.4 2.4
3.1 11.0 1.6
4.3
2.1
1.8
0.8
0.25
0.03
2.00
1.45
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
OUTLINE
VERSION
SOT141-6
IEC
REFERENCES
JEDEC
EIAJ
EUROPEAN
PROJECTION
ISSUE DATE
92-11-17
95-03-11
1997 Mar 27
11

11 Page







PáginasTotal 16 Páginas
PDF Descargar[ Datasheet TDA4800.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
TDA4800Vertical deflection circuit for monitor applicationsNXP Semiconductors
NXP Semiconductors

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar