DataSheet39.com

What is PCK2002DL?

This electronic component, produced by the manufacturer "NXP Semiconductors", performs the same function as "0-300 MHz I2C 1:18 clock buffer".


PCK2002DL Datasheet PDF - NXP Semiconductors

Part Number PCK2002DL
Description 0-300 MHz I2C 1:18 clock buffer
Manufacturers NXP Semiconductors 
Logo NXP Semiconductors Logo 


There is a preview and PCK2002DL download ( pdf file ) link at the bottom of this page.





Total 12 Pages



Preview 1 page

No Preview Available ! PCK2002DL datasheet, circuit

INTEGRATED CIRCUITS
PCK2002
0–300 MHz I2C 1:18 clock buffer
Product data
File under Integrated Circuits ICL03
2001 Jul 19
Philips
Semiconductors

line_dark_gray
PCK2002DL equivalent
Philips Semiconductors
0–300 MHz I2C 1:18 clock buffer
Product data
PCK2002
I2C CONSIDERATIONS
I2C has been chosen as the serial bus interface to control the PCK2002. I2C was chosen to support the JEDEC proposal JC-42.5 168 Pin
Unbuffered SDRAM DIMM. All vendors are required to determine the legal issues associated with the manufacture of I2C devices.
1) Address assignment: The clock driver in this specification uses the single, 7-bit address shown below. All devices can use the address if only
one master clock driver is used in a design. The address can be re-used for the CKBF device if no other conflicting I2C clock driver is used in
the system.
The following address was confirmed by Philips on 09/04/96.
A6 A5 A4 A3 A2 A1 A0 R/W
11010010
NOTE: The R/W bit is used by the I2C controller as a data direction bit. A ‘zero’ indicates a transmission (WRITE) to the clock device. A ‘one’
indicates a request for data (READ) from the clock driver. Since the definition of the clock buffer only allows the controller to WRITE data; the
R/W bit of the address will always be seen as ‘zero’. Optimal address decoding of this bit is left to the vendor.
2) Options: It is our understanding that metal mask options and other pinouts of this type of clock driver will be allowed to use the same address
as the original CKBF device. I2C addresses are defined in terms of function (master clock driver) rather than form (pinout, and option).
3) Slave/Receiver: The clock driver is assumed to require only slave/receiver functionality. Slave/transmitter functionality is optional.
4) Data Transfer Rate: 100 kbits/s (standard mode) is the base functionality required. Fast mode (400 kbits/s) functionality is optional.
5) Logic Levels: I2C logic levels are based on a percentage of VDD for the controller and other devices on the bus. Assume all devices are
based on a 3.3 Volt supply.
6) Data Byte Format: Byte format is 8 Bits as described in the following appendices.
7) Data Protocol: To simplify the clock I2C interface, the clock driver serial protocol was specified to use only block writes from the controller.
The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been
transferred. Indexed bytes are not allowed. However, the SMBus controller has a more specific format than the generic I2C protocol.
The clock driver must meet this protocol which is more rigorous than previously stated I2C protocol. Treat the description from the viewpoint of
controller. The controller “writes” to the clock driver and if possible would “read” from the clock driver (the clock driver is a slave/receiver only
and is incapable of this transaction.)
“The block write begins with a slave address and a write condition. After the command code the host (controller) issues a byte count which
describes how many more bytes will follow in the message. If the host had 20 bytes to send, the first byte would be the number 20 (14h),
followed by the 20 bytes of data. The byte count may not be 0. A block write command is allowed to transfer a maximum of 32 data bytes.”
1 bit
Start bit
7 bits
11
8 bits
1
Slave Address R/W Ack Command Code Ack Byte Count = N
Ack Data Byte 1 Ack
Data Byte 2 Ack
...
Data Byte 2 Ack Stop
1 bit 8 bits 1 8 bits 1
8 bits
11
NOTE: The acknowledgement bit is returned by the slave/receiver (the clock driver).
SW00279
2001 Jul 19
5


line_dark_gray

Preview 5 Page


Part Details

On this page, you can learn information such as the schematic, equivalent, pinout, replacement, circuit, and manual for PCK2002DL electronic component.


Information Total 12 Pages
Link URL [ Copy URL to Clipboard ]
Download [ PCK2002DL.PDF Datasheet ]

Share Link :

Electronic Components Distributor


An electronic components distributor is a company that sources, stocks, and sells electronic components to manufacturers, engineers, and hobbyists.


SparkFun Electronics Allied Electronics DigiKey Electronics Arrow Electronics
Mouser Electronics Adafruit Newark Chip One Stop


Featured Datasheets

Part NumberDescriptionMFRS
PCK2002DGGThe function is 0-300 MHz I2C 1:18 clock buffer. NXP SemiconductorsNXP Semiconductors
PCK2002DLThe function is 0-300 MHz I2C 1:18 clock buffer. NXP SemiconductorsNXP Semiconductors

Semiconductors commonly used in industry:

1N4148   |   BAW56   |   1N5400   |   NE555   |  

LM324   |   BC327   |   IRF840  |   2N3904   |  



Quick jump to:

PCK2     1N4     2N2     2SA     2SC     74H     BC     HCF     IRF     KA    

LA     LM     MC     NE     ST     STK     TDA     TL     UA    



Privacy Policy   |    Contact Us     |    New    |    Search