DataSheetWiki


74ABT834D fiches techniques PDF

NXP Semiconductors - Octal inverting transceiver with parity generator/checker 3-State

Numéro de référence 74ABT834D
Description Octal inverting transceiver with parity generator/checker 3-State
Fabricant NXP Semiconductors 
Logo NXP Semiconductors 





1 Page

No Preview Available !





74ABT834D fiche technique
Philips Semiconductors Advanced BiCMOS Products
Octal inverting transceiver with parity
generator/checker (3–State)
Objective specification
74ABT834
FEATURES
Low static and dynamic power dissipation
with high speed and high output drive
Open–collector ERROR output
Output capability: +64mA/–32mA
Latch–up protection exceeds 500mA per
Jedec JC40.2 Std 17
ESD protection exceeds 2000 V per MIL
STD 883C Method 3015.6 and 200 V per
Machine Model
Power up/down 3–State
DESCRIPTION
The 74ABT834 high–performance BiCMOS
device combines low static and dynamic
QUICK REFERENCE DATA
SYMBOL
PARAMETER
tPLH
tPHL
tPLH
tPHL
CIN
COUT
ICCZ
Propagation delay
An to Bn or Bn to An
Propagation delay
An to PARITY
Input capacitance
Output capacitance
Total supply current
power dissipation with high speed and high
output drive.
The 74ABT834 is an octal inverting
transceiver with a parity generator/checker
and is intended for bus–oriented applications.
When Output Enable A (OEA) is High, it will
place the A outputs in a high impedance
state. Output Enable B (OEB) controls the B
outputs in the same way.
The parity generator creates an odd parity
output (PARITY) when OEB is Low. When
OEA is Low, the parity of the B port, including
the PARITY input, is checked for odd parity.
When an error is detected, the error data is
sent to the input of a storage register. If a
Low–to–High transition happens at the clock
input (CP), the error data is stored in the
register and the Open–collector error flag
(ERROR) will go Low. The error flag register
is cleared with a Low pulse on the CLEAR
input.
If both OEA and OEB are Low, data will flow
from the A bus to the B bus and the part is
forced into an error condition which creates
an inverted PARITY output. This error
condition can be used by the designer for
system diagnostics.
CONDITIONS
Tamb = 25°C; GND = 0V
CL = 50pF; VCC = 5V
CL = 50pF; VCC = 5V
VI = 0V or VCC
VI = 0V or VCC
Outputs disabled; VCC =5.5V
TYPICAL
3.4
7.4
4
7
50
UNIT
ns
ns
pF
pF
µA
ORDERING INFORMATION
PACKAGES
24–pin plastic DIP (300mil)
24–pin plastic SOL (300mil)
PIN CONFIGURATION
CONDITIONS
Tamb = 25°C; GND = 0V
–40°C to +85°C
–40°C to +85°C
LOGIC SYMBOL
ORDER CODE
74ABT834N
74ABT834D
OEA 1
A0 2
A1 3
A2 4
A3 5
A4 6
A5 7
A6 8
A7 9
ERROR 10
CLEAR 11
GND 12
24 VCC
23 B0
22 B1
21 B2
20 B3
19 B4
18 B5
17 B6
16 B7
15 PARITY
14 OEB
13 CP
TOP VIEW
June 9, 1992
23456789
A0 A1 A2 A3 A4 A5 A6 A7
14 OEB
1 OEA
PARITY
15
11 CLEAR
ERROR
10
13 CP
B0 B1 B2 B3 B4 B5 B6 B7
23 22 21 20 19 18 17 16
1

PagesPages 7
Télécharger [ 74ABT834D ]


Fiche technique recommandé

No Description détaillée Fabricant
74ABT834 Octal inverting transceiver with parity generator/checker 3-State NXP Semiconductors
NXP Semiconductors
74ABT834D Octal inverting transceiver with parity generator/checker 3-State NXP Semiconductors
NXP Semiconductors
74ABT834N Octal inverting transceiver with parity generator/checker 3-State NXP Semiconductors
NXP Semiconductors

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche