|
|
Número de pieza | TC518512TRL-70 | |
Descripción | SILICON GATE CMOS PSEUDO STATIC RAM | |
Fabricantes | Toshiba | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de TC518512TRL-70 (archivo pdf) en la parte inferior de esta página. Total 8 Páginas | ||
No Preview Available ! TOSHIBA
TC518512PL/FL/FIL/TRL-70/00/10
SILICON GATE CMOS
524,288 WORD x 8 BIT CMOS PSEUDO STATIC RAM
Description
The TC518512PL is a 4M bit high speed CMOS pseudo static RAM organized as 524,288 words by 8 bits. The TC518512PL utilizes
a one transistor dynamic memory cell with CMOS peripheral circuitry to provide high capacity, .!:!!gh speed and low power storage. The
TC518512PL operates from a single 5V power supply. Refreshing is supported by a refresh (OEIRFSH) input which enables two
types of refreshing - auto refresh and self refresh. The TC518512PL features a static RAM-like interface with a write cycle in which
the input data is written into the memory cell at the rising edge of RIVI/ thus simplifying the microprocessor interface.
The TC518512PL is available in a 32-pin, 0.6 inch width plastic DIP, a small outline plastic flat package, and a thin small outline
package (forward type, reverse type).
Features
• Organization: 524,288 words x 8 bits
• Single 5V power supply
• Fast access time
TC518512PL Family
tCEA IT Access Time
tOEA O'E' Access Time
tRC Cycle Time
Power Dissipation
Self Refresh Current
-70
70ns
30ns
115ns
385mW
-80
80ns
30ns
130ns
330mW
200fJA
-10
100ns
40ns
160ns
275mW
• Auto refresh is supported by an internal refresh address
counter
• Self refresh is supported by an internal timer
• Inputs and outputs TIL compatible
• Refresh: 2048 refresh cycles/32ms
• Package
- TC518512PL: DIP32-P-600
- TC518512FL: SOP32-P-525
- TC518512FTL: TSOP32-P-400
- TC518512TRL: TSOP32-P-400A
Pin Names
AO - A18
RIW
O'E'iliFSH
CE
1/01 - 1/08
Voo
GND
Address Inputs
ReadlWrite Control Input
Output Enable Input
Refresh Input
Chip Enable Input
Data Inputs/Outputs
Power
Ground
AI8
AI6
A14
Al2
A7
A6
AS
A4
A3
A2
Al
AO
1/01
1/02
1/03
GND
Voo
AIS
Al7
R/W
Al3
A8
A9
All
mimH
AaIO
1/08
V07
1/06
1/05
1/04
Al8
A16
Al4
Al2
A,7
A6
AS
A4
A3
A2
Al
AO
1/01
1/02
1/03
GNO
TOSHIBA AMERICA ELECTRONIC CDMPDNENTS, INC.
0-159
1 page Static RAM
TC518512PUFUFTLITRL-70/80/10
Notes:
1) Stress greater than those listed under "Maximum Ratings" may cause permanent damage to the device.
2) All voltages are referenced to GND.
3) 1000 ' 100F3, and 100F4 depend on the cycle time.
4) 1000 depends on the output loading. Specified values are obtained with the outputs open.
5) An initial pause of 1OO~ with high CE is required after power-up before proper device operation is achieved.
6) AC measurements assume tT =5ns.
7) Timing reference levels
Input Levels
Input Reference Levels
Output Reference Levels
V1H = 2.6V
V1L =0.6V
V1H = 2.4V
V1L =0.8V
VOH = 2.2V
VOL =0.8V
INPUT
2.6V
O.SV
OUTPUT
2. V
INPUT REFERENCE OUTPUT REFERENCE
LEVEL
LEVEL
8) Measured with a load equivalent to 1 TTL load and 100pF.
9) tCHZ' tOHZ' tWHZ define the time at which the output achieves the open circuit condition and is not referenced to output
voltage levels.
10) For write cycles, the input data is latched at the earlier of R/IN or CE rising edge. Therefore, the input data must be valid
during the setup time (tosw or tosd and hold time (tOHW or tOHd.
11) All address inputs are latched at the falling edge of CEo Therefore, all the address inputs must be valid during tASC and tAHC'
12) The two refresh operations, auto refresh and self refresh, are defined by the RFSH pulse width under the condition CE = V1H.
Auto refresh : RFSH pulse width ~ tFAP (max.)
Self refresh : RFSH pulse width ~ tFAS (min.)
The timing parameter tFRS must be met for proper device operation under the following conditions:
• after self refresh
• if OEiRFSH = "L" after power-up
TOSHIBA AMERICA ELECTRONIC COMPONENTS, INC.
D-163
5 Page |
Páginas | Total 8 Páginas | |
PDF Descargar | [ Datasheet TC518512TRL-70.PDF ] |
Número de pieza | Descripción | Fabricantes |
TC518512TRL-70 | SILICON GATE CMOS PSEUDO STATIC RAM | Toshiba |
TC518512TRL-70DR | SILICON GATE CMOS PSEUDO STATIC RAM | Toshiba |
TC518512TRL-70LT | SILICON GATE CMOS PSEUDO STATIC RAM | Toshiba |
TC518512TRL-70LV | SILICON GATE CMOS PSEUDO STATIC RAM | Toshiba |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |