|
|
Número de pieza | MAX11158 | |
Descripción | SAR ADC | |
Fabricantes | Maxim Integrated | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de MAX11158 (archivo pdf) en la parte inferior de esta página. Total 26 Páginas | ||
No Preview Available ! MAX11158
EVALUATION KIT AVAILABLE
18-Bit, 500ksps, ±5V SAR ADC with
Internal Reference in µMAX
General Description
The MAX11158 is an 18-bit, 500ksps, SAR ADC offering
excellent AC and DC performance with true bipolar input
range, internal reference, and small size. The MAX11158
measures a ±5V (10VP-P) input range while operat-
ing from a single 5V supply. A patented charge-pump
architecture allows direct sampling of high-impedance
sources. The MAX11158 integrates a low drift reference
with internal buffer, saving the cost and space of an exter-
nal reference.
This ADC achieves 93.7dB SNR and -100.0dB THD.
The MAX11158 guarantees 18-bit no-missing codes and
±2.7 LSB INL (typ).
The MAX11158 communicates using an SPI-compatible
serial interface at 2.5V, 3V, 3.3V, or 5V logic. The serial
interface can be used to daisy-chain multiple ADCs for mul-
tichannel applications and provides a busy indicator option
for simplified system synchronization and timing.
The MAX11158 is offered in a 10-pin, 3mm x 5mm,
µMAXM package and is specified over the -40°C to +85°C
temperature range.
Applications
●● Industrial Process Control
●● Data Acquisition Systems
●● Medical Instrumentation
●● Automatic Test Equipment
Typical Operating Circuit
VDD
(5V)
1µF
VOVDD
(2.3V TO 5V)
1µF
MAX9632
±5V
10Ω
AIN+
AIN-
4.7nF
REF
10µF
18-BIT ADC
INTERFACE AND
CONTROL
MAX11158
REF
BUF
INTERNAL
REFERENCE
SCLK
SDI
SDO
CNVST
GND
HOST
CONTROLLER
Benefits and Features
●● High DC/AC Accuracy Improves Measurement Quality
• 18-Bit Resolution with No Missing Codes
• 500ksps Throughput Rates Without Pipeline
Delay/Latency
• 93.7dB SNR and -100.0dB THD at 10kHz
• 2.0 LSBRMS Transition Noise
• ±0.5 LSB DNL (typ) and ±2.7 LSB INL (typ)
●● Highly Integrated ADC Saves Cost and Space
• ±7ppm/°C Internal Reference
• Internal Reference Buffer
●● Wide Supply Range and Low Power Simplify Power-
Supply Design
• 5V Analog Supply
• 2.3V to 5V Digital Supply
• 38mW Power Consumption at 500ksps
• 10μA in Shutdown Mode
●● Multi-Industry Standard Serial Interface and Small
Package Reduces Size
• SPI/QSPI™/MICROWIRE®/DSP-Compatible Serial
Interface
• 3mm x 5mm Tiny 10-Pin µMAX Package
µMAX is a registered trademark of Maxim Integrated Products, Inc.
QSPI is a trademark of Motorola, Inc.
MICROWIRE is a registered trademark of National
Semiconductor Corporation.
Selector Guide and Ordering Information appear at end of
data sheet.
14-Bit to 18-Bit SAR ADC Family
±5V Input
Internal
Reference
0 to 5V Input
Internal
Reference
0 to 5V Input
External
Reference
14-BIT
500ksps
16-BIT
250ksps
16-BIT
500ksps
18-BIT
500ksps
—
MAX11167 MAX11166 MAX11156
MAX11169 MAX11168 MAX11158
—
MAX11161 MAX11160 MAX11150
MAX11165 MAX11164 MAX11154
MAX11262 MAX11163 MAX11162 MAX11152
19-7448; Rev 0; 1/15
1 page MAX11158
18-Bit, 500ksps, ±5V SAR ADC with
Internal Reference in µMAX
Electrical Characteristics (continued)
(VDD = 4.75V to 5.25V, VOVDD = 2.3V to 5.25V, fSAMPLE = 500ksps, TA = TMIN to TMAX, unless otherwise noted. Typical values are
at TA = +25°C.) (Note 2)
PARAMETER
CNVST Low to SDO D15 MSB Valid
(CS Mode)
CNVST High or SDI High or Last
SCLK Falling Edge to SDO High
Impedance
SYMBOL
tEN
tDIS
CONDITIONS
VOVDD > 2.7V
VOVDD < 2.7V
CS mode
SDI Valid Setup Time from CNVST
Rising Edge
tSSDICNV 4-wire CS mode
SDI Valid Hold Time from CNVST
Rising Edge
tHSDICNV 4-wire CS mode
SCLK Valid Setup Time from CNVST
Rising Edge
tSSCKCNV
Daisy-chain mode
SCLK Valid Hold Time from CNVST
Rising Edge
SDI Valid Setup Time from SCLK
Falling Edge
SDI Valid Hold Time from SCLK
Falling Edge
tHSCKCNV Daisy-chain mode
tSSDISCK
Daisy-chain mode, VOVDD > 4.5V
Daisy-chain mode, VOVDD > 2.7V
Daisy-chain mode, VOVDD > 2.3V
tHSDISCK Daisy-chain mode
Daisy-chain mode with busy indicator,
VOVDD > 4.5V
SDI High to SDO High
tDSDOSDI
Daisy-chain mode with busy indicator,
VOVDD > 2.7V
Daisy-chain mode with busy indicator,
VOVDD > 2.3V
MIN TYP MAX UNITS
14
ns
18
20 ns
5 ns
0 ns
3 ns
3 ns
3
5 ns
6
0 ns
10
15 ns
20
Note 2: Maximum and minimum limits are fully production tested over specified supply voltage range and at a temperature of
+25°C. Limits over the operating temperature range are guaranteed by design and device characterization.
Note 3: See the Analog Inputs and Overvoltage Input Clamps sections.
Note 4: Static Performance limits are guaranteed by design and device characterization.
Note 5: Defined as the change in positive full-scale code transition caused by a ±5% variation in the VDD supply voltage.
Note 6: 10kHz sine wave input, -0.1dB below full scale.
Note 7: fIN1 ~ 9.4kHz, fIN2 ~ 10.7kHz, Each tone at 6.1dB below full scale.
Note 8: CLOAD = 65pF on SDO.
www.maximintegrated.com
Maxim Integrated │ 5
5 Page MAX11158
Pin Configuration
18-Bit, 500ksps, ±5V SAR ADC with
Internal Reference in µMAX
TOP VIEW
REF
VDD
AIN+
AIN-
GND
1+
2
3 MAX11158
4
5
10
9
8
7
6
µMAX
OVDD
SDI
SCLK
SDO
CNVST
Pin Description
PIN NAME
FUNCTION
1
REF
Internal Reference Bypass. Bypass to GND in close proximity with a X5R or X7R 10μF 16V capacitor. See
the Layout, Grounding, and Bypassing section.
2
VDD
Analog Power Supply. Bypass VDD to GND with a 0.1µF capacitor as close as possible to each device and
one 10µF capacitor per board.
3 AIN+ Positive Analog Input
4 AIN- Negative Analog Input. Connect AIN- to the analog ground plane or to a remote sense ground.
5 GND Power-Supply Ground
Conversion Start Input. The rising edge of CNVST initiates the conversions and selects the interface mode:
6 CNVST daisy-chain or CS. In CS mode, either SDI or CNVST can enable the serial output signals when low. If SDI or
CNVST is low when the conversion is completed, the busy indicator feature is enabled..
7 SDO Serial Data Output. SDO transitions on the falling edge of SCLK.
8 SCLK Serial Clock Input. Clocks data out of the serial interface when the device is selected.
Serial Data Input and Mode Select Input. Daisy-chain mode is selected if SDI is low during the CNVST rising
edge. In this mode, SDI is used as a data input to daisy-chain the conversion results of two or more ADCs
9 SDI onto a single SDO line. CS mode is selected if SDI is high during the CNVST rising edge. In this mode, either
SDI or CNVST can enable the serial output signals when low. If SDI or CNVST is low when the conversion is
completed, the busy indicator feature is enabled.
10
OVDD
Digital Power Supply. OVDD can range from 2.3V to VDD. Bypass OVDD to GND with a 0.1µF capacitor for
each device and one 10µF per board.
www.maximintegrated.com
Maxim Integrated │ 11
11 Page |
Páginas | Total 26 Páginas | |
PDF Descargar | [ Datasheet MAX11158.PDF ] |
Número de pieza | Descripción | Fabricantes |
MAX1115 | Single-Supply / Low-Power / Serial 8-Bit ADCs | Maxim Integrated |
MAX11150 | SAR ADC | Maxim Integrated |
MAX11152 | SAR ADC | Maxim Integrated |
MAX11154 | SAR ADC | Maxim Integrated |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |