DataSheetWiki


DM54LS169A fiches techniques PDF

National Semiconductor - Synchronous 4-Bit Up/Down Binary Counter

Numéro de référence DM54LS169A
Description Synchronous 4-Bit Up/Down Binary Counter
Fabricant National Semiconductor 
Logo National Semiconductor 





1 Page

No Preview Available !





DM54LS169A fiche technique
June 1989
54LS169 DM54LS169A DM74LS169A
Synchronous 4-Bit Up Down Binary Counter
General Description
This synchronous presettable counter features an internal
carry look-ahead for cascading in high-speed counting ap-
plications Synchronous operation is provided by having all
flip-flops clocked simultaneously so that the outputs all
change at the same time when so instructed by the count-
enable inputs and internal gating This mode of operation
helps eliminate the output counting spikes that are normally
associated with asynchronous (ripple clock) counters A
buffered clock input triggers the four master-slave flip-flops
on the rising edge of the clock waveform
This counter is fully programmable that is the outputs may
each be preset either high or low The load input circuitry
allows loading with the carry-enable output of cascaded
counters As loading is synchronous setting up a low level
at the load input disables the counter and causes the out-
puts to agree with the data inputs after the next clock pulse
The carry look-ahead circuitry permits cascading counters
for n-bit synchronous applications without additional gating
Both count-enable inputs (P and T) must be low to count
The direction of the count is determined by the level of the
up down input When the input is high the counter counts
up when low it counts down Input T is fed forward to en-
able the carry outputs The carry output thus enabled will
produce a low-level output pulse with a duration approxi-
mately equal to the high portion of the QA output when
counting up and approximately equal to the low portion of
the QA output when counting down This low-level overflow
carry pulse can be used to enable successively cascaded
stages Transitions at the enable P or T inputs are allowed
regardless of the level of the clock input All inputs are diode
clamped to minimize transmission-line effects thereby sim-
plifying system design
This counter features a fully independent clock circuit
Changes at control inputs (enable P enable T load up
down) which modify the operating mode have no effect
until clocking occurs The function of the counter (whether
enabled disabled loading or counting) will be dictated
solely by the conditions meeting the stable setup and hold
times
Features
Y Fully synchronous operation for counting and
programming
Y Internal look-ahead for fast counting
Y Carry output for n-bit cascading
Y Fully independent clock circuit
Y Alternate Military Aerospace device (54LS169) is
available Contact a National Semiconductor Sales
Office Distributor for specifications
Connection Diagram
Dual-In-Line Package
TL F 6401 – 1
Order Number 54LS169DMQB 54LS169FMQB 54LS169LMQB
DM54LS169AJ DM54LS169AW DM74LS169AM or DM74LS169AN
See NS Package Number E20A J16A M16A N16E or W16A
C1995 National Semiconductor Corporation TL F 6401
RRD-B30M105 Printed in U S A

PagesPages 8
Télécharger [ DM54LS169A ]


Fiche technique recommandé

No Description détaillée Fabricant
DM54LS169A Synchronous 4-Bit Up/Down Binary Counter National Semiconductor
National Semiconductor
DM54LS169A 54LS169 DM54LS169A DM74LS169A Synchronous 4-Bit Up/Down Binary Counter (Rev. A) Texas Instruments
Texas Instruments

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche