DataSheetWiki


DM54173 fiches techniques PDF

National Semiconductor - Quad D Registers

Numéro de référence DM54173
Description Quad D Registers
Fabricant National Semiconductor 
Logo National Semiconductor 





1 Page

No Preview Available !





DM54173 fiche technique
June 1989
54173 DM54173 DM74173
TRI-STATE Quad D Registers
General Description
These four-bit registers contain D-type flip-flops with totem-
pole TRI-STATE outputs capable of driving highly capaci-
tive or low-impedance loads The high-impedance state and
increased high-logic-level drive provide these flip-flops with
the capability of driving the bus lines in a bus-organized sys-
tem without need for interface or pull-up components
Gated enable inputs are provided for controlling the entry of
data into the flip-flops When both data-enable inputs are
low data at the D inputs are loaded into their respective flip-
flops on the next positive transition of the buffered clock
input Gate output control inputs are also provided When
both are low the normal logic states of the four outputs are
available for driving the loads or bus lines The outputs are
disabled independently from the level of the clock by a high
logic level at either output control input The outputs then
present a high impedance and neither load nor drive the bus
line Detailed operation is given in the function table
To minimize the possibility that two outputs will attempt to
take a common bus to opposite logic levels the output con-
trol circuitry is designed so that the average output disable
times are shorter than the average output enable times
Features
Y TRI-STATE outputs interface directly with system bus
Y Gated output control lines for enabling or disabling the
outputs
Y Fully independent clock elminates restrictions for oper-
ating in one of two modes
Parallel load
Do nothing (hold)
Y For application as bus buffer registers
Y Typical propagation delay 18 ns
Y Typical frequency 30 MHz
Y Typical power dissipation 250 mW
Y Alternate Military Aerospace device (54173) is avail-
able Contact a National Semiconductor Sales Office
Distributor for specifications
Connection Diagram
Function Table
Dual-In-Line Package
Clear Clock
HX
LL
Lu
Lu
Lu
Lu
Inputs
Data Enable
G1 G2
XX
XX
HX
XH
LL
LL
Output
Data
Q
D
XL
X Q0
X Q0
X Q0
LL
HH
When either M or N (or both) is (are) high the output is disabled to the
high-impedance state however sequential operation of the flip-flops is
not affected
H e high level (steady state)
L e low level (steady state)
u e low-to-high level transition
X e don’t care (any input including transitions)
Q0 e the level of Q before the indicated steady state input conditions were
established
TL F 6556 – 1
Order Number 54173DMQB 54173FMQB
DM54173J DM54173W or DM74173N
See NS Package Number J16A N16E or W16A
TRI-STATE is a registered trademark of National Semiconductor Corporation
C1995 National Semiconductor Corporation TL F 6556
RRD-B30M105 Printed in U S A

PagesPages 6
Télécharger [ DM54173 ]


Fiche technique recommandé

No Description détaillée Fabricant
DM5417 Hex Buffers with High Voltage Open-Collector Outputs National Semiconductor
National Semiconductor
DM54173 Quad D Registers National Semiconductor
National Semiconductor
DM54174 Hex/Quad D Flip-Flops National Semiconductor
National Semiconductor
DM54175 Hex/Quad D Flip-Flops National Semiconductor
National Semiconductor

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche